| TED (15) – 3131<br>(REVISION — 2015)    |                                    |                          |                     |
|-----------------------------------------|------------------------------------|--------------------------|---------------------|
| 4                                       | MINATION IN ENO<br>NT/COMMERCIAL P | _                        |                     |
|                                         | COMPUTER ARCHITE                   | CTURE (CT)               |                     |
| ·                                       |                                    |                          |                     |
|                                         |                                    |                          | [Time: 3 hours      |
|                                         | (Maximum marks                     | : 100)                   |                     |
|                                         |                                    | •                        |                     |
|                                         | PART — A                           |                          |                     |
|                                         | (Maximum marks                     | s: 10)                   |                     |
|                                         |                                    |                          | Marks               |
| I Answer all question                   | ons in one or two sentences.       | Each question carrie     | es 2 marks.         |
| 1. Mention any t                        | wo examples for program li         | nterrupts.               |                     |
| 2. Define Program                       | mmed I/O.                          |                          |                     |
| 3. Define seek tir                      | ne.                                |                          |                     |
| 4. Define PSW.                          |                                    |                          |                     |
| 5. Define micropi                       | rogram.                            |                          | $(5 \times 2 = 10)$ |
| or some more                            | , t                                |                          | :                   |
|                                         | , PART — B                         |                          |                     |
|                                         | (Maximum marks                     | s: 30)                   | ,                   |
| II Answer any five o                    | Each question carries              | 6 marks.                 |                     |
| 1. Draw and exp                         | lain Von-Neuman architectu         | re.                      |                     |
| 2. Draw the timin                       | ng diagram of synchronous          | bus operation.           |                     |
|                                         | are written into a magnetic        | -                        |                     |
|                                         | our DMA functions:                 |                          |                     |
| · • • • • • • • • • • • • • • • • • • • | cal format of horizontal and       | vertical microinstruct   | ions                |
|                                         |                                    | vortical interestinguich | W110.               |
| <del>-</del>                            | ent types of data hazards.         |                          |                     |
| <ol><li>List and expla</li></ol>        | in different types of ROM.         |                          | $(5 \times 6 = 30)$ |

## PART — C

## (Maximum marks: 60)

|      | (27,200,200,200,000,000,000,000,000,000,0                                                                                                                                                                                                                                                                                                                                |    |
|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
|      | (Answer one full question from each unit. Each full question carries 15 marks.)                                                                                                                                                                                                                                                                                          |    |
|      | Unit — I                                                                                                                                                                                                                                                                                                                                                                 |    |
| Ш    | (a) List the different types of transfers the interconnection structures should support.                                                                                                                                                                                                                                                                                 | 5  |
|      | (b) Explain briefly the elements of bus design.                                                                                                                                                                                                                                                                                                                          | 10 |
|      | Or                                                                                                                                                                                                                                                                                                                                                                       |    |
| IV   | Briefly explain the elements of cache design.                                                                                                                                                                                                                                                                                                                            | 15 |
|      | Unit — II                                                                                                                                                                                                                                                                                                                                                                |    |
| V    | (a) Explain the steps of interrupt processing.                                                                                                                                                                                                                                                                                                                           | 7. |
|      | (b) List the design issues arise in implementing interrupt driven I/O. Mention and explain the different techniques used for handling the design issues.                                                                                                                                                                                                                 | 8  |
|      | OR                                                                                                                                                                                                                                                                                                                                                                       |    |
| VI   | (a) Consider a magnetic disk drive with 16 surfaces, 512 tracks per surface and 64 sectors per track. The sector size is 1KB. The average seek time is 6ms, the track to track access time is 1 ms and the drive rotates at 3600 rpm. Successive tracks in a cylinder can be read without head movement. Then                                                            |    |
|      | (i) What is the disk capacity?                                                                                                                                                                                                                                                                                                                                           | 4  |
|      | (ii) Calculate the average access time.                                                                                                                                                                                                                                                                                                                                  | 8  |
|      | (b) Define the terms rotational delay, access time and transfer time.                                                                                                                                                                                                                                                                                                    | 3  |
|      | Unit — III                                                                                                                                                                                                                                                                                                                                                               |    |
| VII  | (a) Draw and explain the instruction cycle state diagram.                                                                                                                                                                                                                                                                                                                | 10 |
|      | (b) Explain the common flags in PSW.                                                                                                                                                                                                                                                                                                                                     | 5  |
|      | $O_{\mathbb{R}}$                                                                                                                                                                                                                                                                                                                                                         |    |
| VIII | (a) Assume a pipeline with four stages such as Fetch Instruction (IF), Decode instruction and calculate address(DA), Calculate Operans(CA), Fetch operand (FO), Execute(EX) and Write Operands(WO). Draw a diagram for a sequence of 15 instruction and assume that instruction 3 is a conditional branch to instruction 15 and in which there are no data dependencies. |    |
|      | (b) What general roles are performed by processor register?                                                                                                                                                                                                                                                                                                              | 5  |
|      | Unit — IV                                                                                                                                                                                                                                                                                                                                                                |    |
| ΙX   | (a) Draw and explain the hardwired implementation.                                                                                                                                                                                                                                                                                                                       | 8  |
|      | (b) Draw and explain the block diagram of control unit.                                                                                                                                                                                                                                                                                                                  | 7  |
|      | Or                                                                                                                                                                                                                                                                                                                                                                       |    |
| X    | (a) List and explain Flynn's classification of parallel processing system.                                                                                                                                                                                                                                                                                               | 9  |
|      | (b) Explain symbolically the different sequence of events occur during Fetch and                                                                                                                                                                                                                                                                                         | _  |
|      | Interrupt cycle.                                                                                                                                                                                                                                                                                                                                                         | 6  |